# ECE 194BB Lab Assignment 4

Nitin Kataria, Yu Wang (TA) ECI Lab (HFH 1140, Inner room)

Creating and Testing Custom SPI Master IP with AXI-Lite Interface in Vivado

# 1. Introduction

In complex digital systems, module communication often adheres to specific protocols. The creation of Intellectual Property (IP) capable of decoding and generating protocol-compliant signals is a pivotal aspect of digital system design. Although there exists a myriad of design and protocol combinations, Lab 4 is tailored to acquaint you with this process. We will narrow our focus to the development of a custom Serial Peripheral Interface (SPI) master module, subsequently integrating it with an AXI-Lite interface to form your own custom IP.

Lab 4 is divided into two principal sections. In Part A, you will engage with a Vivado example AXI peripheral design to learn the procedure of creating and modifying an AXI peripheral. This will include hands-on experience with reading and writing to memory-mapped registers via JTAG-AXI master. Part B will challenge you to devise a simplified SPI master module. This module will interface with a provided slave module and be incorporated as a custom IP. The functionality and integration of your IP will be verified and refined using JTAG-AXI master and the Integrated Logic Analyzer (ILA), tools with which you have been used in Lab 3.

This lab spans two weeks, with a final deadline for both the lab checkout and report submission set for **March 1**<sup>st</sup> and a total points of **200**.

# 2. Part A: Example AXI-Lite Peripheral in Vivado (20 pt)

Before starting this section, you are strongly recommended to review the basic AXI-Lite protocol and understand the control and data signal in the read and write channel. Although in this lab, we will adopt the pre-generated AXI-Lite logic from the example design, high performance design usually requires you to write you own decoding and encoding logic.

#### **Step 1. Create Vivado Project:**

1) Create a new Vivado project with board selected as Nexys A7-100T.

#### Step 2. Create Example AXI-Lite Peripheral IP (referred to "myspi" in later sections):

- 1) As in Figure 1, under "Tools", select "Create and Package New IP". Click "Next". In the next popped window, choose "Create a new AXI4 peripheral" and click "Next". Set a proper name for your IP, "myspi" is recommended.
- 2) Since myspi will be connected to a JTAG-AXI master, it needs a slave port. Configure the IP as shown in Figure 2. Click "Next".
- 3) In the next step, select "Edit IP" and click "Finish". A new Vivado window should appear as in Figure 3.



Figure 1: Create a new AXI peripheral.



Figure 2: Create a new AXI peripheral (cont).



Figure 3: New project window for editing IP.

### **Step 3. Read and Understand the Template Logic:**

- 1) In the "Design Source", expand "myspi\_v1\_0" and open "myspi\_v1\_0\_S00\_AXI.v". This is the template file generate by Xilinx with predefined encoding and decoding logic for AXI-Lite.
- 2) Read this Verilog file and understand how the four slave registers are selected with a given address.
- 3) Do not modify any part of the code for now.

# Step 4. Create Block Design and HDL Wrapper:

1) As in Figure 4, click "Package IP - myspi", go to "Review and Package" and click "Re-Package IP" (Note, this does nothing here since you haven't modified the IP). Click "close" in the popped window and return back to your original project window.



Figure 4: Repackaging IP.

### Step 5. Test on Board:

- 1) Create a new block design with a proper name. Add "JTAG to AXI Master" and "myspi\_v1.0". Double click on "JTAG to AXI Master" and configure the "AXI Protocol" to be "AXI4LITE".
- 2) Click on "Run Connection Automation", on the left panel, check "myspi\_0" if it has not been checked, then click "OK".
- 3) As in Lab 3, since we have only one AXI peripheral, select and delete "AXI Interconnect". Next, on the "Processor System Reset" block, connect the "ext\_reset\_in" input to "locked" output of Clocking Wizard.
- 4) Click on "Run Connection Automation", on the left panel, check all categories and click "OK".
- 5) Right click on blank area and click "Regenerate Layout", you block diagram should look like Figure 5.
- 6) Click on "Address Editor" and take a look on the base address.



Figure 5: Final diagram for part A.

- 7) Follow Lab 3 to generate the HDL wrapper for the block design and run implementation.
- 8) With board files loaded, we don't explicitly assign the pins. Once implementation is complete, click "Generate Bitstream".
- 9) Plug in your board and power on. Click "Open Hardware Manager" and "Open Target". Click "Auto Connect". In the popped window, find and "program device", as in Figure 6.



Figure 6: Connect and program device

- 10) Answer the following questions: what are the addresses for slv\_reg0, slv\_reg1, slv\_reg2 and slv\_reg3?
- 11) Execute the TCL commands in order provided in part\_A.txt. Explain the purpose of each command and demonstrate the result to your TA. What do you find after executing Command 7?

The example AXI peripheral design provide us a convenient way to read and write the memory mapped registers via the JTAG-AXI master. These registers can serve as the "bridge" to communicate with our custom logic, which you will be exercised in part B.

# 3. Part B.1: Specification and Design of the Custom SPI Module (80 pt)

Before you start this section, you are **required** to go through <u>SPI Wikipedia</u> and <u>Quad AXI SPI</u> and understand how SPI protocol transmit data between the SPI master and the SPI slave.

### Step 1. IP Diagram Overview:

The high-level system diagram is shown in Figure 7. We will adopt the setting in part A with four 32-bit slave registers. The spi\_slave module is a simple loopback shift register and the Verilog code is provided to you.

The module you need to design is spi\_master. The slv\_reg0 will be used as the control signal and connect to ctrl port. The slv\_reg1 will be used as the data transition register which will set the shift register values inside spimaster. The slv\_reg2 will be used as the data read register, which allow you to use TCL command to monitor the transition results.

**Note:** you may notice that slv\_reg2 is drawn as a read only register (for AXI interface). Keep this in mind and we will discuss later.



Figure 7: Design system diagram.

### Step 2. Specification for SPI Transition:

You are asked to design the spi\_master with the following specification:

Frequency Ratio: 16Transition Width: 32CPOL: 0, CPHA: 0

#### **Step 3. Control Signal and Logic:**

- ctrl = 0x00000001: configure the local shift register with the data on data\_tx.
- ctrl = 0x00000002: enables the SPI transition. However, the transition should not start unless the local shift register has been written at least once. After each complete transition, the spi\_master is not allowed to initiate a new transition unless the shift register has been written again.
- The data on data rd should be updated only outside the transition stage.

Note: a complete transition here denotes by transmitting all 32 bits sequentially, not just a single bit.

#### **Step 4. Example Transition Timing Diagram:**

To help you start, we provide a sample timing diagram in Figure 8 for the transition stage for the following specification:

Frequency Ratio: 2Transition Width: 4CPOL: 0, CPHA: 0

The m\_sr and s\_sr denote by the shift register in the spi\_master and spi\_slave respectively.



Figure 8: Example timing diagram with frequency ratio = 2, transition width= 4, CPOL = 0 and CPHA = 0.

#### **Step 5. FSM Design and Verilog Implementation:**

#### 1) Hints:

- Your FSM should at least contain three states: IDLE, SET\_SR and TRANSITION (specify the names as you like)
- Look into Figure 8, how can you further divide TRANSITION state? How many total states do you have now?
- How to implement the frequency ratio specification? How to implement the "cs\_n" changing logic? What are the additional registers you have to define?
- 2) After you have finished your FSM design, open your project and add the starter code "spi\_master.v" and the provided "spi\_slave.v" into your "Design Resources". Add the provided "spi\_tb.v" into the "Simulation Resources", under "sim\_1".
- 3) Finish coding "spi\_master.v".

#### Step 6. Evaluate the Design with Provided Testbench:

- 1) In "Simulation Resources", make "spi\_tb.v" the top module and run the behavior simulation. Demonstrate your correct results to your TA.
- 2) Optional: run synthesis of your "spi\_master.v", make sure you don't get critical problems, e.g., inferring a latch, multi-driven, etc; (Don't forget to set the correct top module in "Design Resources").

# 4. Part B.2: Test the Custom AXI-Lite SPI IP (40 pt)

#### Step 1. Integrate Custom SPI Module into myspi IP:

1) As in Figure 9, open "IP Catalog". Search for myspi, right click on the IP and select "Edit in IP Packager", as in Figure 10. This will again open a new window as in part A.



Figure 9: Open IP catalog tab.



Figure 10: Search and edit IP in IP packager.

2) Add your completed "spi\_master.v" and the provided "spi\_slave.v" into the "Design Resources", as in Figure 11.



Figure 11: Add "spi\_master.v" and "spi\_slave.v" to the design.

- 3) Open "myspi\_v1\_0\_S00\_AXI.v" instantiate the "spi\_master" and "spi\_slave" modules, then connect them correctly to corresponding port and registers following the system diagram in Figure 7. An incomplete example of the instantiation is in Figure 12.
- You need to figure out where to specify the wire "data\_rd" and modify the register write logic in the template code to allow "slv reg2" to read from the "data rd".
- Note: You MUST solve this issue before you can proceed.



Figure 12: Example, incomplete instantiation of modules in the template.

#### Step 2. Create Debug Port for ILA:

Sometimes, we want to use ILA to monitor the exact waveforms of certain signals to help debugging, instead of just read register values via JTAG-AXI. To do so, we need to manually create a debug port and connect the signals that you are interested in. Similar in Lab 3, let's monitor the "spi\_clk", "cs\_n", "m\_spi\_o" and "m\_spi\_i" signals.

- 1) As in Figure 13, declare a four-bit output wire "debug".
- 2) Add the line assign debug = {spi\_clk, cs\_n, m\_spi\_o, m\_spi\_i}; at line 406 in Figure 12.



Figure 13: Add debug port to the design.

3) Note, the file we edit right now (myspi\_v1\_0\_S00\_AXI.v) is instantiated in "myspi\_v1\_0.v". This means we also need to add the debug port in "myspi\_v1\_0.v".

#### Step 3. Repackage IP:

Since the IP kernel and the ports have been modified, we need to repackage the IP.

- 1) Go to "Package IP myspi", under "File Groups", click "Merge Changes from File Groups Wizard".
- 2) Do the same thing for "Customization Parameters".
- 3) Under "Ports and Interfaces", you should see "debug" appears as a 4-bit output.
- 4) As in Figure 14, You should see all sub tabs are green checked. Go to "Review and Package", click "Repackage IP".
- 5) Click "Yes" and we return to the original project window.



Figure 14: Repackage IP.

# Step 4. Report IP status

1) You will be notified that you need to report the IP status, as in Figure 15. Click on "Upgrade Selected", as in Figure 16. In the popped window named "Generate Output Product", click "Skip".



Figure 15: Return to original design and report IP status.



Figure 16: Return to original design and report IP status (cont).

- 2) Click "OK" if a critical warning message window appears.
- 3) As in Figure 17, click "rerun".



Figure 17: Return to original design and report IP status (cont).

#### Step 5. Recreate the Block Diagram Design and HDL Wrapper:

Since the IP has changed, we need to recreate all block design and add ILA.

- 1) Delete all components in the current block design.
- 2) Add "JTAG to AXI Master" and "myspi\_v1.0". Double click on "JTAG to AXI Master" and configure the "AXI Protocol" to be "AXI4LITE".
- 3) Add "ILA". Double click on the "ILA" IP. Set "Monitor Type" as "Native" and change the sample depth to 4096. Click on the "Probe\_Ports(0...0)" tab and set the "Probe Width" to 4.
- 4) Click "Run Connection Automation", check "myspi" only. Click "OK".
- 5) Select and delete "AXI Interconnect". Next, on the "Processor System Reset" block, connect the "ext\_reset\_in" input to "locked" output of Clocking Wizard.
- 6) Manually connect "debug[3:0]" of "myspi v1.0" to "probe[3:0]" of ILA.
- 7) Click "Run Connection Automation", check all items and click "OK".
- 8) Right click on blank area and click "Regenerate Layout", you block diagram should look like Figure 18.
- 9) Click on "Address Editor" and take a look on the base address.



Figure 18: Final block diagram for part B.

10) Recreate the HDL wrapper, set it as the top if it is not. Then run implementation.

#### Step 6. Test on Board:

- 1) Generate the bitstream and program your device again.
- 2) Set the probe trigger condition as in Lab 3, but do not turn it on yet.
- 3) Follow the instruction in part\_b.txt and execute the commands in order. Demonstrate to your TA with your correct output.
- 4) Turn on the ILA trigger, rerun commands in part\_b.txt. Demonstrate your correct wave form to your TA.

# 5. Lab Report (60 pt)

Other than regular contents, your lab report should also contain the following parts:

- 1) Your illustrated design of the FSM. Explain clearly what are the states, what are the transition conditions and how output values change at different states.
- 2) Your correct behavior simulation results, the correct TCL output screenshot and the correct ILA detected waveform screenshot in part B2, step 6.
- 3) Summarize the lab and explain the procedure you expect when dealing with large system level design on FPGA in the future.